用于十进制模数的 VHDL 库

mar*_*low 2 decimal vhdl libraries

library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
--use IEEE.STD_LOGIC_ARITH.ALL;
--use IEEE.STD_LOGIC_UNSIGNED.ALL;
use IEEE.NUMERIC_STD.ALL;

entity two_number_split is
    Port ( number  : in  integer range 0 to 99;
           position0 : out  STD_LOGIC_VECTOR (3 downto 0);
           position1 : out  STD_LOGIC_VECTOR (3 downto 0));
end two_number_split;

architecture Behavioral of two_number_split is
    signal pos0, pos1 : STD_LOGIC_VECTOR(3 downto 0);
begin
    convert: process(number, pos0, pos1)
    begin
            pos1 <= number/10;
            pos0 <= number mod 10;
            position0 <= std_logic_vector(pos0);
            position1 <= std_logic_vector(pos1);
    end process convert;

end Behavioral;
Run Code Online (Sandbox Code Playgroud)

错误:

ERROR:HDLCompiler:1638 - "C:\Users\XXX\Documents\SS\ISE_Ex\seven_segment\two_numbers.vhd" Line 19: found '0' definitions of operator "/", cannot determine exact overloaded matching definition for "/"
ERROR:HDLCompiler:1638 - "C:\Users\XXX\Documents\SS\ISE_Ex\seven_segment\two_numbers.vhd" Line 20: found '0' definitions of operator "mod", cannot determine exact overloaded matching definition for "mod"
Run Code Online (Sandbox Code Playgroud)

我想我只是使用了错误的库。有什么建议吗?我已经尝试了上面列出的库的所有组合,但不确定发生了什么。

小智 5

您可以修改的声明pos0,并pos1是一个整数类型,计算,然后将它们转换为BCD表示。

library ieee;
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;

entity two_number_split is
    port ( 
        number:     in   integer range 0 to 99;
        position0:  out  std_logic_vector (3 downto 0);
        position1:  out  std_logic_vector (3 downto 0)
    );
end two_number_split;

architecture Behavioral of two_number_split is
    signal pos0, pos1 : natural range 0 to 9; -- std_logic_vector(3 downto 0);
begin
    convert: process(number, pos0, pos1)
    begin
            pos1 <= number/10;
            pos0 <= number mod 10;
            position0 <= std_logic_vector(to_unsigned(pos0,position0'LENGTH)); 
            -- was <= std_logic_vector(pos0);
            position1 <= std_logic_vector(to_unsigned(pos1,position1'LENGTH));
            -- was <= std_logic_vector(pos1);
    end process convert;

end Behavioral;
Run Code Online (Sandbox Code Playgroud)

它用于to_unsigned将十进制数字值 pos1 和 pos0 转换为unsigned数组类型。返回的unsigned数组长度由第二个参数指定,它可以只是一个文字。

您可以unsigned将类型用作position0andposition1并保存每个分配的类型转换。

这里的想法是三重的:可读性,使用具有兼容的左右参数和返回值的integer运算符函数,以及使用乘法运算符比unsigned运算符更快。的自然范围隐含了无符号运算number

这个例子有效:

tb_numb_split.png

但不是特别适合综合 - 有两个乘法运算符。如果您需要综合一些东西,请参阅在 VHDL 中将 8 位二进制数转换为 BCD,以获取有关如何避免七位乘法运算符的灵感。